



# High-Speed CAN Transceiver with Signal Improvement Capability (SIC) and Standby Mode

#### UMCAN1462VS8 SOP8 UMCAN1462NS8 SOP8 UMCAN1462VDA DFN8 3.0×3.0 UMCAN1462NDA DFN8 3.0×3.0

### **1 Description**

The UMCAN1462 is a high-speed CAN transceiver that provides an interface between a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus. The transceiver is designed for high-speed CAN applications in the automotive industry, providing the differential transmit and receive capability to (a microcontroller with) a CAN protocol controller.

The UMCAN1462 offers a feature set optimized for 12 V automotive applications and excellent ElectroMagnetic Compatibility (EMC) performance. Additionally, the UMCAN1462 features:

- Ideal passive behavior to the CAN bus when the supply voltage is off
- A very low-current Standby mode with bus wake-up capability
- Excellent EMC performance, even without a common mode choke
- Variants with a  $V_{\rm IO}$  pin can be interfaced directly with microcontrollers with supply voltages from 3.3 V and 5 V

The UMCAN1462 transceiver implements the CAN physical layer as defined in ISO 11898-2:2024 third edition and SAE J2284-1 to SAE J2284-5, and is fully interoperable with high-speed Classical CAN and CAN FD transceivers. The UMCAN1462 includes CAN signal improvement capability (SIC), as defined in ISO 11898-2:2024 parameter set C. CAN signal improvement significantly reduces signal ringing in a network, allowing reliable CAN FD communication to function in larger topologies. In addition, the UMCAN1462 features a much tighter bit timing symmetry performance to enable CAN FD communication up to 8 Mbit/s. These features make the UMCAN1462 an excellent choice for all types of HS-CAN networks, in nodes that require a standby mode with wake-up capability via the bus.

#### 2 Applications

#### **3 Features**

- High-speed CAN applications in the automotive industry
- Infrastructure and farm equipment
- Elevator
- Networked sensors/actuators
- Fully ISO 11898-2:2024, SAE J2284-1 to SAE J2284-5 and SAE J1939-14 compliant
  - Supply Voltage: 4.5V to 5.5V
- $V_{IO}$  Level shifting supports 2.9V to 5.5V
- Signal Improvement Capability (SIC)
- Very low-current Standby mode with local and bus wake-up capability
- Optimized for use in 12 V automotive systems
- Low Electromagnetic Emission (EME) and high Electromagnetic Immunity (EMI), according to proposed EMC Standards IEC 62228-3 and SAE J2962-2
- Up to 8 Mbps data rates



#### **4 Ordering Information**

| Part Number  | Marking Code | Package Type | Shipping Qty               |
|--------------|--------------|--------------|----------------------------|
| UMCAN1462VS8 | 1462VS8      | SOP8         | 3000pcs/13Inch Tape & Reel |
| UMCAN1462VDA | 1462V        | DFN8 3.0×3.0 | 3000pcs/13Inch Tape & Reel |
| UMCAN1462NS8 | 1462NS8      | SOP8         | 3000pcs/13Inch Tape & Reel |
| UMCAN1462NDA | 1462N        | DFN8 3.0×3.0 | 3000pcs/13Inch Tape & Reel |

#### **5** Pin Configuration and Function





# **5** Pin Configuration and Function (continued)

| Pin No. | Symbol          | Description                                             |
|---------|-----------------|---------------------------------------------------------|
| 1       | TXD             | Transmit data input                                     |
| 2       | GND             | Ground (Note 1)                                         |
| 3       | V <sub>CC</sub> | Supply voltage                                          |
| 4       | RXD             | Receive data output; reads out data from the bus lines  |
| 5       | V <sub>IO</sub> | Supply voltage for I/O level adapter                    |
| 5       | NC              | Not connected in UMCAN1462NS8 and UMCAN1462NDA versions |
| 6       | CANL            | Low-level CAN bus line                                  |
| 7       | CANH            | High-level CAN bus line                                 |
| 8       | STB             | Standby mode control input                              |

#### Table 5-1. Pin Functions

Note 1: DFN8 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is recommended that the exposed center pad also be soldered to board ground.

## **6** Specifications

#### 6.1 Recommended Operating Conditions

| Symbol          | Parameter                        | Conditions | Min | Тур | Max | Unit |
|-----------------|----------------------------------|------------|-----|-----|-----|------|
| V <sub>CC</sub> | Bus supply voltage               |            | 4.5 |     | 5.5 | V    |
| V <sub>IO</sub> | Supply voltage I/O level shifter |            | 2.9 |     | 5.5 | V    |
| T <sub>A</sub>  | Operating ambient temperature    |            | -40 |     | 125 | °C   |



| Symbol                     | Parameter                                                    | Conditions | Min  | Тур | Max                  | Unit |
|----------------------------|--------------------------------------------------------------|------------|------|-----|----------------------|------|
| V <sub>CC</sub>            | Bus supply voltage                                           |            | -0.3 |     | +7                   | V    |
| V <sub>IO</sub>            | Supply voltage I/O level shifter                             |            | -0.3 |     | +7                   | V    |
| $V_{\text{BUS}}$           | Voltage range on CANH,<br>CANL                               |            | -40  |     | +40                  | V    |
| $V_{\text{DIF}}$           | Voltage range between<br>CANH and CANL                       |            | -40  |     | +40                  | V    |
| VI                         | Voltage range on STB                                         | Note 4     | -0.3 |     | $V_{IO}$ +0.3        | V    |
| νı                         | Voltage range on TXD                                         | Note 4     | -0.3 |     | V <sub>IO</sub> +0.3 | V    |
| Vo                         | Voltage range on RXD                                         | Note 4     | -0.3 |     | V <sub>IO</sub> +0.3 | V    |
|                            |                                                              | pulse 1    | -100 |     |                      | V    |
| <b>X</b> 7                 | Transient voltage on CANH,                                   | pulse 2a   |      |     | +75                  | V    |
| $V_{trt}$                  | CANL pins (Note 5)                                           | pulse 3a   | -150 |     |                      | V    |
|                            |                                                              | pulse 3b   |      |     | +100                 | V    |
|                            | Human-body model (HBM),<br>per ANSI/ESDA/<br>JEDEC JS-001    | All pins   |      | ±8  |                      | kV   |
| V <sub>ESD</sub>           | Charged-device model<br>(CDM), per<br>ANSI/ESDA/JEDEC JS-002 | All pins   |      | ±2  |                      | kV   |
|                            | Contact discharge, per IEC 61000-4-2                         | Bus pins   |      | ±10 |                      | kV   |
| $\mathbf{I}_{\mathrm{LU}}$ | Latch up, per JEDEC JESD78                                   | Class II   |      | 800 |                      | mA   |
| $T_{VJ}$                   | Virtual junction temperature                                 |            | -40  |     | 150                  | °C   |
| T <sub>STG</sub>           | Storage temperature                                          |            | -55  |     | 150                  | °C   |

## 6.2 Absolute Maximum Ratings (Note 1, 2, 3)

Note 1: Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

Note 2: All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

Note 3:  $V_{IO} = V_{CC}$  in non-VIO product variants.

Note 4: Maximum voltage should never exceed 7 V.

Note 5: Verified by an external test house according to IEC TS 62228, Section 4.2.4; parameters for standard pulses defined in ISO 7637.



# 6.3 Electrical Characteristics (Static) (Note 1)

 $T_J = -40^{\circ}C$  to  $+150^{\circ}C$ ;  $V_{CC} = 4.5V$  to 5.5V;  $V_{IO} = 2.9V$  to 5.5V;  $R_L = 60\Omega$ ;  $C_L = 100$  pF unless otherwise specified; All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                     | Parameter                                                                                               | Conditions                                                                            | Min          | Тур | Max          | Unit |
|----------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------|-----|--------------|------|
| Supply; pin VC             | CC                                                                                                      |                                                                                       | •<br>•       |     |              |      |
| V <sub>UVD(STB)</sub>      | Standby undervoltage<br>detection voltage on<br>pin VCC                                                 |                                                                                       | 3.5          | 4   | 4.3          | v    |
| Vuvd(swoff)vcc             | UVD(SWOFF)VCC Sworf) Switch-off<br>undervoltage<br>detection voltage on<br>pin VCC Variants without VIO |                                                                                       | 2.4          | 2.6 | 2.8          | v    |
|                            |                                                                                                         | Variants without a VIO<br>pin; STB = $V_{CC}$ ; TXD<br>= $V_{CC}$                     |              | 10  | 17.5         | uA   |
|                            |                                                                                                         | Variants with a VIO<br>pin; STB = $V_{IO}$ ; TXD<br>= $V_{IO}$                        |              | 0.1 | 1            | uA   |
| I <sub>CC</sub>            | Supply current                                                                                          | $STB = 0 V; TXD = V_{IO}$                                                             |              | 1.6 | 5            | mA   |
|                            |                                                                                                         | STB = 0 V; TXD = 0                                                                    | 20           | 45  | 60           | mA   |
|                            |                                                                                                         | STB = 0 V; TXD = 0<br>V; short circuit on bus<br>lines;<br>-3V < (CANH=CANL)<br>< 18V |              | 80  | 110          | mA   |
| I/O level adapt            | er supply; pin VIO                                                                                      |                                                                                       |              |     |              |      |
| V <sub>UVD(SWOFF)VIO</sub> | Switch-off<br>undervoltage<br>detection voltage on<br>pin VIO                                           | Variants with a VIO<br>pin                                                            | 2.4          | 2.6 | 2.8          | v    |
|                            | 1                                                                                                       | $STB = V_{IO}; TXD = V_{IO}$                                                          |              | 8   | 16.5         | uA   |
| I <sub>IO</sub>            | supply current on pin<br>VIO                                                                            | $STB = 0 V; TXD = V_{IO}$                                                             | 5            | 10  | 30           | uA   |
|                            |                                                                                                         | STB = 0 V; TXD = 0V                                                                   |              | 110 | 300          | uA   |
| Standby mode               | control input; pin STB                                                                                  | 1                                                                                     | 1            |     |              |      |
| V <sub>IH</sub>            | High-level input voltage                                                                                |                                                                                       | $0.7 V_{IO}$ |     |              | v    |
| V <sub>IL</sub>            | Low-level input voltage                                                                                 |                                                                                       |              |     | $0.3 V_{IO}$ | V    |
| I <sub>IH</sub>            | High-level input current                                                                                | $STB = V_{IO}$                                                                        | -1           |     | 1            | uA   |
| I <sub>IL</sub>            | Low-level input current                                                                                 | STB = 0 V                                                                             | -15          |     | -1           | uA   |



# 6.3 Electrical Characteristics (Static)---continued (Note 1)

 $T_J = -40^{\circ}C$  to  $+150^{\circ}C$ ;  $V_{CC} = 4.5V$  to 5.5V;  $V_{IO} = 2.9V$  to 5.5V;  $R_L = 60\Omega$ ;  $C_L = 100pF$  unless otherwise specified; All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                           | Parameter                            | Conditions                                                                                                                                                                       | Min          | Тур  | Max                | Unit |  |  |  |
|----------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|--------------------|------|--|--|--|
| CAN transmit data input; pin TXD |                                      |                                                                                                                                                                                  |              |      |                    |      |  |  |  |
| $V_{\mathrm{IH}}$                | High-level input voltage             |                                                                                                                                                                                  | $0.7 V_{IO}$ |      |                    | V    |  |  |  |
| $V_{I\!L}$                       | Low-level input voltage              |                                                                                                                                                                                  |              |      | 0.3V <sub>IO</sub> | V    |  |  |  |
| I <sub>IH</sub>                  | High-level input current             | $TXD = V_{IO}$                                                                                                                                                                   | -5           |      | 5                  | uA   |  |  |  |
| I <sub>IL</sub>                  | Low-level input<br>current           | TXD = 0 V                                                                                                                                                                        | -270         | -100 | -60                | uA   |  |  |  |
| CI                               | Input capacitance                    |                                                                                                                                                                                  |              | 5    | 10                 | pF   |  |  |  |
| CAN receiv                       | e data output; pin RXD               |                                                                                                                                                                                  |              |      |                    |      |  |  |  |
| I <sub>OH</sub>                  | High-level output current            | $RXD = V_{IO} - 0.4 V$                                                                                                                                                           | -9           | -1.5 |                    | mA   |  |  |  |
| I <sub>OL</sub>                  | Low-level output current             | RXD = 0.4V                                                                                                                                                                       |              | 1.5  | 12                 | mA   |  |  |  |
| Driver                           |                                      |                                                                                                                                                                                  |              |      |                    |      |  |  |  |
|                                  | Dominant output                      | $\begin{split} STB &= 0 \text{ V}; \text{ TXD} = 0 \text{ V}; \\ t &< t_{\text{TO(DOM)TXD}}; \\ 50 \ \Omega &\leq R_L \leq 65 \ \Omega; \\ \text{pin CANH} \end{split}$          | 2.75         | 3.5  | 4.5                | V    |  |  |  |
| V <sub>O(DOM)</sub>              | voltage                              | $\begin{split} & \overline{STB} = 0 \text{ V}; \text{ TXD} = 0 \text{ V}; \\ & t < t_{TO(DOM)TXD}; \\ & 50 \ \Omega \leq R_L \leq 65 \ \Omega; \\ & \text{pin CANL} \end{split}$ | 0.5          | 1.5  | 2.25               | V    |  |  |  |
|                                  |                                      | $\begin{split} STB &= 0 \text{ V}; \text{ TXD} = 0 \text{ V}; \\ t &< t_{\text{TO(DOM)TXD}}; \\ 50 \ \Omega &\leq R_L \leq 65 \ \Omega \end{split}$                              | 1.5          |      | 3                  | V    |  |  |  |
| $V_{\text{OD(DOM)}}$             | Dominant differential output voltage | $\begin{split} STB &= 0 \text{ V}; \text{ TXD} = 0 \text{ V}; \\ t &< t_{TO(DOM)TXD}; \\ 45 \ \Omega &\leq R_L \leq 70 \ \Omega \end{split}$                                     | 1.4          |      | 3.3                | V    |  |  |  |
|                                  |                                      | $\begin{split} STB &= 0 \text{ V}; \text{ TXD} = 0 \text{ V}; \\ t &< t_{TO(DOM)TXD}; \\ R_L &= 2240 \ \Omega \end{split}$                                                       | 1.5          |      | 5                  | v    |  |  |  |



# 6.3 Electrical Characteristics (Static)---continued (Note 1)

 $T_J = -40^{\circ}C$  to  $+150^{\circ}C$ ;  $V_{CC} = 4.5V$  to 5.5V;  $V_{IO} = 2.9V$  to 5.5V;  $R_L = 60\Omega$ ;  $C_L = 100 pF$  unless otherwise specified; All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                | Parameter                                                                | Conditions                                                                                                                                                                                       | Min                | Тур          | Max                | Unit |
|-----------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------|--------------------|------|
| V <sub>SYM(DOM)</sub> | Dominant output<br>voltage symmetry,<br>V <sub>CC</sub> - CANH – CANL    | $\begin{split} STB &= 0 \text{ V}; \text{ TXD} = 0 \text{ V}; \\ t &< t_{\text{TO(DOM)TXD}}; \\ R_L &= 60 \ \Omega \end{split}$                                                                  | -400               |              | 400                | mV   |
| V <sub>O(REC)</sub>   | Recessive output<br>voltage                                              | $\begin{aligned} STB &= 0 \text{ V}; \text{ TXD} = \text{V}_{\text{IO}}; \\ \text{R}_{\text{L}} &= \text{open} \end{aligned}$                                                                    | 2                  | $0.5 V_{CC}$ | 3                  | V    |
| V <sub>OD(REC)</sub>  | Recessive differential output voltage                                    | $\begin{split} STB &= 0 \text{ V}; \text{TXD} = \text{V}_{\text{IO}}; \\ \text{R}_{\text{L}} &= \text{open} \end{split}$                                                                         | -50                |              | 50                 | mV   |
| V <sub>O(STB)</sub>   | Bus output voltage,<br>Standby Mode                                      | $\begin{aligned} STB &= V_{IO}; TXD = V_{IO}; \\ R_L &= open \end{aligned}$                                                                                                                      | -100               |              | 100                | mV   |
| V <sub>OD(STB)</sub>  | Bus differential output<br>voltage, Standby<br>Mode                      | $STB = V_{IO}; TXD = V_{IO};$<br>R <sub>L</sub> = open                                                                                                                                           | -200               |              | 200                | mV   |
| V <sub>SYM(TX)</sub>  | Transmitter output<br>voltage symmetry,<br>(CANH + CANL)/V <sub>CC</sub> | $\begin{split} STB &= 0 \text{ V}; \text{ TXD} = 250 \\ \text{kHz}, 1 \text{ MHz}, 2.5\text{MHz}; \text{ R}_{\text{L}} \\ &= 60 \ \Omega; \text{ C}_{\text{SPLIT}} = 4.7 \text{ nF} \end{split}$ | 0.9V <sub>CC</sub> |              | 1.1V <sub>CC</sub> | v    |
| V <sub>CM(STEP)</sub> | Common mode<br>voltage step                                              | See figure 7-4                                                                                                                                                                                   | -150               |              | 150                | mV   |
| V <sub>CM(PP)</sub>   | Peak-to-peak common mode voltage                                         | See figure 7-4                                                                                                                                                                                   | -400               |              | 400                | mV   |
| I                     | Dominant                                                                 | STB = 0 V; TXD = 0 V;<br>VCC = 5 V; CANH = -15<br>V to 40 V; CANL = open                                                                                                                         | -100               | -70          |                    | mA   |
| I <sub>OS(DOM)</sub>  | short-circuit output<br>current                                          | STB = 0 V; TXD = 0 V $VCC = 5 V; CANL = -15$ $V to 40 V; CANH = open$                                                                                                                            |                    | 70           | 100                | mA   |
| I <sub>OS(REC)</sub>  | Recessive short-circuit output current                                   | $\begin{array}{l} STB = 0 \text{ V}; \text{ TXD} = \text{V}_{\text{IO}}; \\ \text{-27 V} \leq \text{CANH} = \text{CANL} \\ \leq 32 \text{ V} \end{array}$                                        | -5                 |              | 5                  | mA   |
| Receiver              |                                                                          |                                                                                                                                                                                                  | •                  |              | 1                  |      |
| $V_{\text{TH}}$       | Differential receiver<br>threshold voltage,<br>Normal mode               | $\begin{split} STB &= 0 \text{ V}; \ \text{-15 V} \leq \\ CANH, \ CANL \leq 15 \text{ V} \end{split}$                                                                                            | 0.5                |              | 0.9                | v    |
| $V_{\text{ID(DOM)}}$  | Receiver dominant voltage, Normal mode                                   | $ \begin{array}{c} STB = 0 \ V; \ \text{-15} \ V \leq \\ CANH, \ CANL \leq 15 \ V \end{array} \qquad 0 $                                                                                         |                    |              | 9                  | V    |
| V <sub>ID(REC)</sub>  | Receiver recessive<br>voltage, Normal mode                               | $\begin{array}{l} \text{STB} = 0 \text{ V}; \ \text{-15 V} \leq \\ \text{CANH, CANL} \leq 15 \text{ V} \end{array}$                                                                              | -4                 |              | 0.5                | V    |
| V <sub>HYS</sub>      | Differential receiver<br>hysteresis voltage,<br>Normal mode              | $\begin{array}{l} \text{STB} = 0 \text{ V}; \ \text{-15 V} \leq \\ \text{CANH, CANL} \leq 15 \text{ V} \end{array}$                                                                              | 50                 |              | 300                | mV   |



# 6.3 Electrical Characteristics (Static)---continued (Note 1)

 $T_J = -40^{\circ}C$  to  $+150^{\circ}C$ ;  $V_{CC} = 4.5V$  to 5.5V;  $V_{IO} = 2.9V$  to 5.5V;  $R_L = 60\Omega$ ;  $C_L = 100 pF$  unless otherwise specified; All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                                | Parameter                                                                                           | Conditions                                                                                                                                               | Min  | Тур | Max  | Unit |
|---------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>TH(STB)</sub>                  | Differential receiver<br>threshold voltage,<br>Standby mode                                         | $\begin{array}{l} STB = V_{IO}; \mbox{-}15\ V \leq \\ CANH,\ CANL \leq 15\ V \end{array}$                                                                | 0.4  |     | 1.15 | v    |
| V <sub>ID(DOM)STB</sub>               | Receiver dominant<br>voltage, Standby<br>mode                                                       | $\begin{array}{l} STB = V_{IO};  \text{-15 V} \leq \\ CANH,  CANL \leq 15 \; V \end{array}$                                                              | 1.15 |     | 9    | v    |
| $V_{\text{ID}(\text{REC})\text{STB}}$ | Receiver recessive<br>voltage, Standby<br>mode                                                      | $\begin{array}{l} STB = V_{IO};  \text{-15 V} \leq \\ CANH,  CANL \leq 15 \; V \end{array}$                                                              | -4   |     | 0.4  | V    |
| I <sub>LKG(PD)</sub>                  | Unpowered Leakage current                                                                           | $V_{CC} = V_{IO} = 0 \text{ V or}$<br>shorted to GND via 47<br>k $\Omega$ ;<br>CANH = CANL = 5 V                                                         | -5   |     | 18   | uA   |
| R <sub>I</sub>                        | Input resistance                                                                                    | $\begin{split} STB &= 0 \text{ V}; \text{ TXD} = \text{V}_{\text{IO}}; \\ -2 \text{ V} &\leq \text{CANH}, \text{ CANL} \\ &\leq 7 \text{ V} \end{split}$ | 15   | 30  | 40   | kΩ   |
| $\Delta R_{I}$                        | Input resistance<br>deviation, [1 –<br>(R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> )]<br>× 100 % | $\begin{split} STB &= 0 \text{ V}; \text{ TXD} = \text{V}_{\text{IO}}; \\ \text{-2 V} &\leq \text{CANH, CANL} \\ &\leq 7 \text{ V} \end{split}$          | -3   |     | 3    | %    |
| R <sub>ID</sub>                       | Differential input resistance                                                                       | $\begin{array}{l} STB = 0 \ V; \ TXD = V_{IO}; \\ -2 \ V \leq CANH, \ CANL \\ \leq 7 \ V \end{array}$                                                    | 30   | 60  | 80   | kΩ   |
| C <sub>IN</sub>                       | Common-mode input capacitance to ground                                                             |                                                                                                                                                          |      |     | 20   | pF   |
| C <sub>ID</sub>                       | Differential input capacitance                                                                      |                                                                                                                                                          |      |     | 10   | pF   |
| <b>Thermal Prot</b>                   | tection                                                                                             |                                                                                                                                                          |      |     | -    |      |
| T <sub>J(SD)</sub>                    | Thermal shutdown threshold                                                                          | Temperature rising                                                                                                                                       |      | 185 |      | °C   |

Note 1:  $V_{IO} = V_{CC}$  in non-VIO product variants.



# 6.4 Electrical Characteristics (Dynamic) (Note 7)

 $T_J = -40^{\circ}C$  to  $+150^{\circ}C$ ;  $V_{CC} = 4.5V$  to 5.5V;  $V_{IO} = 2.9V$  to 5.5V;  $R_L = 60\Omega$ ;  $C_L = 100 \text{pF}$  unless otherwise specified; all voltages are defined with respect to ground.

| Symbol                      | Parameter                                                | Conditions                                                         | Min                        | Тур     | Max      | Unit         |
|-----------------------------|----------------------------------------------------------|--------------------------------------------------------------------|----------------------------|---------|----------|--------------|
| CAN timing                  | characteristics acc                                      | ording to ISO 11898-2:2024; see                                    | Figure                     | 7-1 and | d Figure | e <b>7-3</b> |
| t <sub>D(TXDL-RXDL)</sub>   | Delay time from<br>TXD LOW to<br>RXD LOW                 | STB = 0 V                                                          |                            |         | 255      | ns           |
| t <sub>D(TXDH-RXDH)</sub>   | Delay time from<br>TXD HIGH to<br>RXD HIGH               | STB = 0 V                                                          |                            |         | 255      | ns           |
| 0                           | characteristics acc<br>igure 7-3 and Figu                | ording to ISO 11898-2:2024; $V_{\rm C}$<br>are 7-5                 | <sub>C</sub> = <b>4.75</b> | V to 5. | 25 V; se | e            |
| t <sub>D(TXD-BUSDOM)</sub>  | Delay time from<br>TXD to bus<br>dominant                | STB = 0 V                                                          |                            |         | 80       | ns           |
| t <sub>D(TXD-BUSREC)</sub>  | Delay time from<br>TXD to bus<br>recessive               | STB = 0 V                                                          |                            |         | 80       | ns           |
| t <sub>D(BUSDOM</sub> -RXD) | Delay time from<br>bus dominant to<br>RXD                | STB = 0 V                                                          |                            |         | 110      | ns           |
| t <sub>D(BUSREC</sub> -RXD) | Delay time from<br>bus recessive to<br>RXD               | STB = 0 V                                                          |                            |         | 110      | ns           |
| t <sub>D(TXDL-RXDL)</sub>   | Delay time from<br>TXD LOW to<br>RXD LOW                 | STB = 0 V                                                          |                            |         | 190      | ns           |
| t <sub>D(TXDH-RXDH)</sub>   | Delay time from<br>TXD HIGH to<br>RXD HIGH               | STB = 0 V                                                          |                            |         | 190      | ns           |
| t <sub>sic(txd)base</sub>   | delay time from<br>TXD to bus<br>active recessive<br>end | STB = 0 V (Note 1)                                                 | 355                        |         | 480      | ns           |
|                             |                                                          | according to ISO 11898-2:2024<br>75 V to 5.25 V; see Figure 7-1 an |                            |         |          | XD) ≥        |
| $\Delta t_{BIT(BUS)}$       | Transmitted<br>recessive bit<br>width deviation          | $\Delta t_{BIT(BUS)} = t_{BIT(BUS)} t_{BIT(TXD)}$                  | -10                        |         | 10       | ns           |
| $\Delta t_{REC}$            | Receiver timing symmetry                                 | $\Delta t_{REC} = t_{BIT(RXD)} - t_{BIT(BUS)}$                     | -20                        |         | 15       | ns           |
| $\Delta t_{BIT(RXD)}$       | Received<br>recessive bit<br>width deviation             | $\Delta t_{\rm REC} = t_{\rm BIT(RXD)} t_{\rm BIT(TXD)}$           | -30                        |         | 20       | ns           |



**6.4 Electrical Characteristics (Dynamic)** ---continued (Note 7) T<sub>J</sub> = -40°C to +150°C; V<sub>CC</sub> = 4.5V to 5.5V; V<sub>IO</sub> = 2.9V to 5.5V; R<sub>L</sub> = 60 $\Omega$ ; C<sub>L</sub> = 100pF unless otherwise specified; all voltages are defined with respect to ground.

| Symbol                    | Parameter                                         | Conditions                                                                                              | Min       | Тур     | Max      | Unit              |
|---------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------|---------|----------|-------------------|
|                           | ing characteristics<br>5.25 V; see Figure '       | s according to ISO 11898-2:2016<br>7-1 and Figure 7-3                                                   | and ISC   | D 11898 | 3-2:2024 | ; V <sub>CC</sub> |
|                           | Transmitted                                       | 2 Mbit/s ( $t_{BIT(TXD)} = 500 \text{ ns}$ )                                                            | 490       |         | 510      | ns                |
| t <sub>BIT(BUS)</sub>     | recessive bit<br>width                            | 5 Mbit/s ( $t_{BIT(TXD)} = 200 \text{ ns}$ )                                                            | 190       |         | 210      | ns                |
| +                         | Bit time on pin                                   | 2 Mbit/s ( $t_{BIT(TXD)} = 500 \text{ ns}$ )                                                            | 470       |         | 520      | ns                |
| t <sub>BIT(RXD)</sub>     | RXD (Note 1)                                      | 5 Mbit/s ( $t_{BIT(TXD)} = 200 \text{ ns}$ )                                                            | 170       |         | 220      | ns                |
| $\Delta t_{BIT(BUS)}$     | Transmitted<br>recessive bit<br>width deviation   | 2 Mbit/s ( $t_{BIT(TXD)} = 500 \text{ ns}$ )<br>$\Delta t_{BIT(BUS)} = t_{BIT(BUS)} \cdot t_{BIT(TXD)}$ | -65       |         | 30       | ns                |
| $\Delta t_{\rm REC}$      | Receiver timing symmetry                          | 2 Mbit/s ( $t_{BIT(TXD)} = 500 \text{ ns}$ )<br>$\Delta t_{REC} = t_{BIT(RXD)} \cdot t_{BIT(BUS)}$      | -65       |         | 40       | ns                |
| $\Delta t_{BIT(RXD)}$     | Received<br>recessive bit<br>width deviation      | 2 Mbit/s ( $t_{BIT(TXD)} = 500 \text{ ns}$ )<br>$\Delta t_{REC} = t_{BIT(RXD)} \cdot t_{BIT(TXD)}$      | -100      |         | 50       | ns                |
| $\Delta t_{BIT(BUS)}$     | Transmitted<br>recessive bit<br>width deviation   | 5 Mbit/s ( $t_{BIT(TXD)} = 200 \text{ ns}$ )<br>$\Delta t_{BIT(BUS)} = t_{BIT(BUS)} \cdot t_{BIT(TXD)}$ | -45       |         | 10       | ns                |
| $\Delta t_{\rm REC}$      | Receiver timing symmetry                          | 5 Mbit/s ( $t_{BIT(TXD)} = 200 \text{ ns}$ )<br>$\Delta t_{REC} = t_{BIT(RXD)} \cdot t_{BIT(BUS)}$      | -45       |         | 15       | ns                |
| $\Delta t_{BIT(RXD)}$     | Received<br>recessive bit<br>width deviation      | 5 Mbit/s ( $t_{BIT(TXD)} = 200 \text{ ns}$ )<br>$\Delta t_{REC} = t_{BIT(RXD)} - t_{BIT(TXD)}$          | -80       |         | 20       | ns                |
| Dominant ti               | me-out time; pin T                                | <b>TXD; (Note 3)</b>                                                                                    |           |         |          |                   |
| t <sub>TO(DOM)TXD</sub>   | TXD dominant<br>time-out time                     | STB = 0 V; TXD = 0V                                                                                     | 0.8       |         | 9        | ms                |
| Bus wake-up               | o times; pins CAN                                 | H and CANL; see Figure 9-3; (N                                                                          | ote 3, 4) |         |          |                   |
| t <sub>WK(BUSDOM)</sub>   | Bus dominant<br>wake-up time                      | $STB = V_{IO}$                                                                                          | 0.5       |         | 1.8      | us                |
| t <sub>WK(BUSREC)</sub>   | Bus recessive<br>wake-up time                     | $STB = V_{IO}$                                                                                          | 0.5       |         | 1.8      | us                |
| t <sub>TO(WK)</sub> BUS   | Bus wake-up<br>time-out time                      | $STB = V_{IO}$                                                                                          | 0.8       |         | 9        | ms                |
| t <sub>FLTR(WK)</sub> BUS | Bus wake-up filter time                           | $STB = V_{IO}$                                                                                          |           |         | 1.8      | us                |
| Mode transi               | 1                                                 |                                                                                                         |           |         |          |                   |
| t <sub>D(STB-NRM)</sub>   | Mode change<br>time, from<br>standby to<br>normal |                                                                                                         |           |         | 50       | us                |
| t <sub>STARTUP(RXD)</sub> | RXD start-up time                                 | After wake-up detected<br>(Note 5)                                                                      | 4         |         | 20       | us                |



#### 6.4 Electrical Characteristics (Dynamic) --- continued (Note 7)

 $T_J = -40^{\circ}C$  to  $+150^{\circ}C$ ;  $V_{CC} = 4.5V$  to 5.5V;  $V_{IO} = 2.9V$  to 5.5V;  $R_L = 60\Omega$ ;  $C_L = 100 pF$  unless otherwise specified; all voltages are defined with respect to ground.

| Symbol                | Parameter      | rameter Conditions |   | Тур | Max | Unit |
|-----------------------|----------------|--------------------|---|-----|-----|------|
| IO filter; pin        | STB; (Note 6)  |                    |   |     |     |      |
| t <sub>FLTR(IO)</sub> | IO filter time | on pin STB         | 1 |     | 5   | us   |

Note 1: Not tested in production; guaranteed by design.

Note 2: Compliance with parameter set C requirements implies compliance for parameter sets A  $(t_{BIT(TXD)}) \ge 500$  ns, up to 2 Mbit/s) and B  $(t_{BIT(TXD)}) \ge 200$  ns, up to 5 Mbit/s).

Note 3: Time-out occurs between the min and max values. Time-out is guaranteed not to occur below the min value; time-out is guaranteed to occur above the max value.

Note 4: A dominant/recessive phase shorter than the min value is guaranteed not be seen as a dominant/recessive bit; a dominant/recessive phase longer than the max value is guaranteed to be seen as a dominant/recessive bit.

Note 5: When a wake-up is detected, RXD start-up time is between the min and max values. RXD cannot be relied on below the min value; RXD can be relied on above the max value; see Figure 9-3.

Note 6: Pulses shorter than the min value are guaranteed to be filtered out; pulses longer than the max value are guaranteed to be processed.

Note 7:  $V_{IO} = V_{CC}$  in non-VIO product variants.



### 7 Parameter Measurement Information







Figure 7-2. Test circuit for measuring transceiver transmitter driver symmetry



Figure 7-3. CAN transceiver timing diagram according to ISO 11898-2:2024



# 7 Parameter Measurement Information (continued)







Figure 7-5. UMCAN1462 transmitter impedance and timing diagram for dominant-to-passive recessive transition



#### 8 Block diagram



Figure 8-1. Block diagram

#### 9 Detailed Description

#### 9.1 Operating modes

The UMCAN1462 supports three operating modes, Normal, Standby and Off. The operating mode is selected via pin STB. See Table for a description of the operating modes under normal supply conditions.

| Mada    | Inputs                     |                | Outputs          |                         |                  |
|---------|----------------------------|----------------|------------------|-------------------------|------------------|
| Mode    | Pin STB Pin TXD CAN driver |                | CAN driver       | Pin RXD                 |                  |
|         |                            | LOW            | dominant         | LOW                     |                  |
| Normal  | LOW                        | HIGH recessive |                  | LOW when bus dominant   |                  |
|         |                            | пібн           | recessive        | HIGH when bus recessive |                  |
|         |                            |                |                  | follows BUS when        |                  |
| Standby | UICU                       | HIGH           | x (Note1)        | biased to ground        | wake-up detected |
| Standby | mon                        |                | blased to ground | HIGH when no wake-up    |                  |
|         |                            |                |                  | detected                |                  |
| Off     | Х                          | Х              | High-Z state     | High-Z state            |                  |

Note1: 'x' = don't care.



# 9.1 Operating modes (continued)



Figure 9-1. UMCAN1462 state diagram

#### 9.1.1 Normal mode

A LOW level on pin STB selects Normal mode, provided the supply voltage on pin  $V_{CC}$  is above the standby undervoltage detection threshold,  $V_{UVD(STB)(VCC)}$ 

In this mode, the transceiver can transmit and receive data via the bus lines CANH and CANL (see Figure 8-1 for the block diagram). The differential receiver converts the

analog data on the bus lines into digital data on pin RXD. The slopes of the output signals on the bus lines are controlled internally and are optimized in a way that guarantees the lowest possible EME. In order to support high bit rates, especially in CAN FD systems, the Signal Improvement function largely eliminates topology-related reflections and impedance mismatches. In recessive state, the output voltage on the bus pins is  $V_{CC}/2$ .

#### 9.1.2 Standby mode

A HIGH level on pin STB selects Standby mode. In Standby mode, the transceiver is not able to transmit or correctly receive data via the bus lines. The transmitter and Normal mode receiver blocks are switched off to reduce supply current, and only a low-power differential receiver monitors the bus lines for activity. In Standby mode, the bus lines are biased to ground to minimize system supply current. The low-power receiver is supplied from VIO and can detect CAN bus activity even if VIO is the only available supply voltage. Pin RXD follows the bus after a wake-up request has been detected. A transition to Normal mode is triggered when STB is forced LOW.



### 9.1.3 Off mode

The UMCAN1462 switches to Off mode from any mode when the supply voltage( on pin  $V_{IO}$  in UMCAN1462V and  $V_{CC}$  in UMCAN1462N) falls below the switch-off undervoltage threshold ( $V_{UVD(SWOFF)VIO}$  or  $V_{UVD(SWOFF)VCC}$ ). This is the default mode when the supply is first connected. In Off mode, the CAN pins and pin RXD are in a High-Z state.

#### 9.1.4 Operating modes and gap-free operation

Gap-free operation guarantees defined behavior at all voltage levels. Supply voltage-to-operating mode mapping is detailed in Figure 9-2 and in the state diagrams (Figure 9-1).

|  |                      | UMCAN1462V                                |                 |                                                      | UMCAN1462N                                                           |                        |               |                                                        |                                                                      |  |
|--|----------------------|-------------------------------------------|-----------------|------------------------------------------------------|----------------------------------------------------------------------|------------------------|---------------|--------------------------------------------------------|----------------------------------------------------------------------|--|
|  | Voltage range on VCC | 5.5 V - 7V (Note 1)                       |                 |                                                      | Fully functional (Note                                               | 2, 3)                  |               | 5.5 V - 7V (Note 1)                                    | Fully functional<br>(Note 2, 3)                                      |  |
|  |                      | Vcc operating range<br>(4.5 V - 5.5 V)    |                 | Fully functional or Off<br>(Note 2, 3, 4)            | Fully functional and<br>characteristics<br>guaranteed<br>(Note 2, 5) |                        | e on VCC      | Vcc operating range<br>(4.5 V - 5.5 V)                 | Fully functional and<br>characteristics<br>guaranteed<br>(Note 2, 5) |  |
|  |                      | V <sub>UVD(STB)VCC</sub> range<br>(Note6) | off             | Fully functional or<br>Standby or Off<br>(Note 2, 4) | Fully functional or Sta<br>(Note 2, 4)                               | ndby                   | Voltage range | V <sub>UVD(STB)VCC</sub> range<br>(Note6)              | Fully functional or<br>Standby (Note 2, 4)                           |  |
|  |                      | -0.3 V - 4 V                              |                 |                                                      | Standby                                                              |                        | Volt          | 2.95 V - 4 V                                           | Standby                                                              |  |
|  |                      |                                           |                 | Standby or Off<br>(Note 4)                           |                                                                      |                        |               | $V_{\text{UVD}(\text{SWOFF})\text{VCC}}  \text{range}$ | Standby or Off                                                       |  |
|  |                      |                                           |                 | , ,                                                  |                                                                      |                        |               | -0.3 V - 2.65 V                                        | Off                                                                  |  |
|  |                      |                                           | -0.3 V = 2.65 V | Vuvoiswoerevio range<br>(Note6)                      | V <sub>io</sub> operating range<br>(2.95 V - 5.5V )                  | 5.5 V - 7V<br>(Note 1) |               |                                                        |                                                                      |  |
|  |                      |                                           |                 | Voltage ra                                           | ange on VIO                                                          |                        |               |                                                        |                                                                      |  |
|  |                      |                                           |                 |                                                      |                                                                      |                        |               |                                                        |                                                                      |  |

Figure 9-2. Supply voltage ranges and gap-free operation

Note 1: Maximum voltage should never exceed 7 V.

Note 2: Target transceiver functionality as described in this datasheet is applicable.

Note 3: Prolonged operation of the device outside the operating range may impact reliability over lifetime. Returning to the operating range, datasheet characteristics are guaranteed provided the AMR has not been exceeded.

Note 4: For a given value of  $V_{IO}$ , a specific device will be in a single defined state determined by its undervoltage detection thresholds ( $V_{UVD(STB)VCC}$  and  $V_{UVD(SWOFF)VIO}$ ). The actual thresholds can vary between devices (within the ranges specified in this datasheet). To guarantee the device will be in a specific state,  $V_{IO}$  and  $V_{CC}$  must be either above the maximum or below the minimum thresholds specified for these undervoltage detection ranges.

Note 5: Datasheet characteristics are guaranteed within the  $V_{CC}$  and  $V_{IO}$  operating ranges. Exceptions are described in the Static and Dynamic characteristics tables.

Note 6: The following applies to UMCAN1462:

- If both  $V_{CC}$  and  $V_{IO}$  are above the undervoltage threshold, the device is fully functional.
- If  $V_{CC}$  is below and  $V_{IO}$  above the undervoltage threshold, the device is in Standby mode.
- If  $V_{IO}$  is below the undervoltage threshold, the device is in Off mode, regardless of  $V_{CC}$ .

### 9.2 Remote wake-up (via the CAN bus)

The UMCAN1462 wakes up from Standby mode when a dedicated wake-up pattern (specified in ISO 11898-2:2024) is detected on the bus. This filtering helps avoid spurious wake-up events. A spurious wake-up sequence could be triggered by, for example, a dominant clamped bus or by dominant phases due to noise or spikes on the bus.

The wake-up pattern consists of:

- a dominant phase of at least  $t_{WK(BUSDOM)}$  followed by
- a recessive phase of at least  $t_{WK(BUSREC)}$  followed by
- a dominant phase of at least t<sub>WK(BUSDOM)</sub>

Dominant or recessive bits between the above mentioned phases that are shorter than  $t_{WK(BUSDOM)}$  and  $t_{WK(BUSREC)}$  respectively are ignored.

The complete dominant-recessive-dominant pattern must be received within  $t_{TO(WK)BUS}$  to be recognized as a valid wake-up pattern. Otherwise, the internal wake-up logic is reset. The complete wake-up pattern will then need to be retransmitted to trigger a wake-up event. Pin RXD remains HIGH until the wake-up event has been triggered.

After a wake-up sequence has been detected, the UMCAN1462 will remain in Standby mode with the bus signals reflected on RXD after  $t_{\text{STARTUP}(RXD)}$ . Note that dominant or recessive phases lasting less than  $t_{\text{FLTR}(WK)BUS}$  will not be detected by the low-power differential receiver and will not be reflected on RXD in Standby mode.

A wake-up event is not flagged on RXD if any of the following events occurs while a valid wake-up pattern is being received:

- The device switches to Normal mode
- The complete wake-up pattern was not received within t<sub>TO(WK)BUS</sub>
- A V<sub>CC</sub> or V<sub>IO</sub> undervoltage is detected ( $V_{CC} < V_{UVD(SWOFF)(VCC)}$  or  $V_{IO} < V_{UVD(SWOFF)VIO}$ );



Figure 9-3. Wake-up timing

Note 1: During  $t_{STARTUP(RXD)}$ , the low-power receiver is on but pin RXD is not active (i.e. HIGH/recessive). The first dominant pulse of width  $\geq t_{FLTR(WK)BUS}$  that ends after  $t_{STARTUP(RXD)}$  will trigger RXD to go LOW/dominant.

#### 9.3 Fail-safe features

#### 9.3.1 TXD dominant time-out function

A TXD dominant time-out' timer is started when pin TXD is set LOW. If the LOW state on this pin persists for longer than  $t_{TO(DOM)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when pin TXD is set HIGH.



## 9.3.2 Internal biasing of TXD and STB input pins

Pins TXD and STB have internal pull-ups to  $V_{CC}/V_{IO}$  to ensure a safe, defined state in case one or both of these pins are left floating. Pull-up currents flow in these pins in all states; both pins should be held HIGH in Standby mode to minimize supply current.

#### 9.3.3 Undervoltage detection on pins $V_{CC}$ and $V_{IO}$

If  $V_{CC}$  drops below the standby undervoltage detection level,  $V_{UVD(STB)VCC}$ , the transceiver switches to Standby mode. The logic state of pin STB is ignored until  $V_{CC}$  has recovered.

In versions with a  $V_{IO}$  pin, if  $V_{IO}$  drops below the switch-off undervoltage detection level ( $V_{UVD(SWOFF)VIO}$ ), the transceiver switches off and disengages from the bus (High-Z) until  $V_{IO}$  has recovered.

In versions without a  $V_{IO}$  pin, if  $V_{CC}$  drops below the switch-off undervoltage detection level  $(V_{UVD(SWOFF)VCC})$ , the transceiver switches off and disengages from the bus (High-Z) until  $V_{CC}$  has recovered.

#### 9.3.4 Over temperature protection

The output drivers are protected against overtemperature conditions. If the virtual junction temperature exceeds the shutdown junction temperature,  $T_{J(SD)}$ , both output drivers are disabled. When the virtual junction temperature drops below  $T_{J(SD)}$  again, the output drivers recover once TXD has been reset to HIGH. Including the TXD condition prevents output driver oscillation due to small variations in temperature.

#### 9.3.5 I/O levels

Pin  $V_{IO}$  should be connected to the microcontroller supply voltage. This will adjust the signal levels of pins TXD, RXD and STB to the I/O levels of the microcontroller. Pin  $V_{IO}$  also provides the internal supply voltage for the low-power differential receiver. For applications running in low-power mode, this allows the bus lines to be monitored for activity even if there is no supply voltage on pin  $V_{CC}$ .

All I/O levels are related to  $V_{CC}$  in the UMCAN1462N and are, therefore, compatible with 5 V microcontrollers

For both the UMCAN1462V and UMCAN1462N, spurious signals from the microcontroller on pin STB are filtered out with a filter time of  $t_{FLTR(IO)}$ .

#### 9.4 Signal Improvement

Signal improvement is an additional capability added to CAN FD transceiver that enhances the maximum data rate achievable in complex star topologies by minimizing signal ringing. Signal ringing is the result of reflections caused by impedance mismatch at various points in a CAN network due to the nodes that act as stubs.

Recessive-to-dominant signal edge is usually clean as it is strongly driven by the transmitter. Transmitter output impedance of CAN transceiver is  $\approx 50 \ \Omega$  and matches to the network characteristic impedance. For a regular CAN FD transceiver, dominant-to-recessive edge is when the driver output impedance goes to  $\approx 60 \ k\Omega$  and signal reflected back experiences impedance mismatch which causes ringing. UMCAN1462 resolves this issue by TX-based Signal improvement capability (SIC). The device continues to drive the bus recessive until  $t_{SIC(TXD)BASE}$  so that reflections die down and recessive bit is clean at sampling point. In the active recessive phase, transmitter output impedance is low ( $\approx 100 \ \Omega$ ). After this phase is over and device goes to passive recessive phase, driver output impedance goes to high-Z. This phenomenon is explained at Figure 7-5.



# **Package Information**

# SOP8

## **Outline Drawing**

|                        | DIMENSIONS |             |      |      |           |       |       |       |
|------------------------|------------|-------------|------|------|-----------|-------|-------|-------|
|                        | Symbol     | MILLIMETERS |      |      | INCHES    |       |       |       |
|                        |            | Symbol      | Min  | Тур  | Max       | Min   | Тур   | Max   |
|                        |            | А           | 1.35 | 1.55 | 1.75      | 0.053 | 0.061 | 0.069 |
|                        |            | A1          | 0.10 | Ι    | 0.25      | 0.004 | _     | 0.010 |
|                        |            | A2          | 1.25 | I    | 1.65      | 0.049 | _     | 0.065 |
|                        | ЦЧ I       | b           | 0.30 | I    | 0.51      | 0.012 | _     | 0.020 |
| ▎▝▁▕▎▕▎▕▎▕▎<br>▎       | θ          | с           | 0.15 | I    | 0.25      | 0.006 | _     | 0.010 |
| Top View               | End View   | D           | 4.70 | 4.90 | 5.10      | 0.185 | 0.193 | 0.200 |
|                        | End view   | Е           | 3.80 | 3.90 | 4.00      | 0.150 | 0.154 | 0.157 |
| °↓ (ti=ti=ti=ti) ↓ < ] | E1         | 5.80        | 6.00 | 6.20 | 0.228     | 0.236 | 0.244 |       |
| ╶┶╠╉╴╶╴╴               | e          | 1.27BSC     |      |      | 0.050 BSC |       |       |       |
| ≺<br>Side View         | L          | 0.40        | -    | 1.27 | 0.015     | _     | 0.050 |       |
|                        |            | θ           | 0 °  | -    | 8 °       | 0 °   | -     | 8 °   |

# Land Pattern





# DFN8 3.0×3.0



#### Land Pattern





# **Packing Information**





| Part Number  | Package Type | Carrier<br>Width<br>(W) | Pitch<br>(P0) | Pitch<br>(P1) | Reel Size<br>(D) | PIN 1<br>Quadrant |
|--------------|--------------|-------------------------|---------------|---------------|------------------|-------------------|
| UMCAN1462VS8 | SOP8         | 12 mm                   | 4 mm          | 8 mm          | 330 mm           | Q1                |
| UMCAN1462VDA | DFN8 3.0×3.0 | 12 mm                   | 4 mm          | 8 mm          | 330 mm           | Q1                |
| UMCAN1462NS8 | SOP8         | 12 mm                   | 4 mm          | 8 mm          | 330 mm           | Q1                |
| UMCAN1462NDA | DFN8 3.0×3.0 | 12 mm                   | 4 mm          | 8 mm          | 330 mm           | Q1                |



# **GREEN COMPLIANCE**

Union Semiconductor is committed to environmental excellence in all aspects of its operations including meeting or exceeding regulatory requirements with respect to the use of hazardous substances. Numerous successful programs have been implemented to reduce the use of hazardous substances and/or emissions.

All Union components are compliant with the RoHS directive, which helps to support customers in their compliance with environmental directives. For more green compliance information, please visit:

http://www.union-ic.com/index.aspx?cat code=RoHSDeclaration

# **IMPORTANT NOTICE**

The information in this document has been carefully reviewed and is believed to be accurate. Nonetheless, this document is subject to change without notice. Union assumes no responsibility for any inaccuracies that may be contained in this document, and makes no commitment to update or to keep current the contained information, or to notify a person or organization of any update. Union reserves the right to make changes, at any time, in order to improve reliability, function or design and to attempt to supply the best product possible.